World Journal of Nano Science and Engineering

Volume 6, Issue 4 (December 2016)

ISSN Print: 2161-4954   ISSN Online: 2161-4962

Google-based Impact Factor: 0.57  Citations  

Study of Timing Characteristics of NOT Gate Transistor Level Circuit Implemented Using Nano-MOSFET by Analyzing Sub-Band Potential Energy Profile and Current-Voltage Characteristic of Quasi-Ballistic Transport

HTML  XML Download Download as PDF (Size: 1813KB)  PP. 177-188  
DOI: 10.4236/wjnse.2016.64016    1,732 Downloads   3,248 Views  Citations
Author(s)

ABSTRACT

This paper presents the quasi-ballistic electron transport of a symmetric double-gate (DG) nano-MOSFET with 10 nm gate length and implementation of logical NOT transistor circuit using this nano-MOSFET. Theoretical calculation and simulation using NanoMOS have been done to obtain parameters such as ballistic efficiency, backscattering mean free path, backscattering coefficient, critical length, thermal velocity, capacitances, resistance and drain current. NanoMOS is an on-line device simulator. Theoretical and simulated drain current per micro of width is closely matched. Transistor loaded NOT gate is simulated using WinSpice. Theoretical and simulated value of rise time, fall time, propagation delay and maximum signal frequency of logical NOT transistor level circuit is closely matched. Quasi-ballistic transport has been investigated in this paper since modern MOSFET devices operate between the drift-diffusion and ballistic regimes. This paper aims to enable modern semiconductor device engineers to become familiar with both approaches.

Share and Cite:

Yee Ooi, C. and Lim, S. (2016) Study of Timing Characteristics of NOT Gate Transistor Level Circuit Implemented Using Nano-MOSFET by Analyzing Sub-Band Potential Energy Profile and Current-Voltage Characteristic of Quasi-Ballistic Transport. World Journal of Nano Science and Engineering, 6, 177-188. doi: 10.4236/wjnse.2016.64016.

Cited by

[1] Numerical Analysis Study of The Effects of Backscattering Coefficient on Electrical Performance of Double-Gate nano-MOSFET
Platform: A Journal of Science and Technology, 2023
[2] Comparative Analysis of the Drain Current in a 7nm and 14nm Fully Depleted Silicon-On-Insulator
SLU Journal of Science …, 2022
[3] Effect of Temperature on the Quasi Ballistic Transport of a Double Gate NanoMOSFET
Journal of Science …, 2021
[4] DEVICE AND CIRCUIT LEVEL SIMULATION STUDY OF NOR GATE LOGIC FAMILIES DESIGNED USING NANO-MOSFETs
2021
[5] Effect of Temperature on the Quasi Ballistic Transport of a Double Gate Nano-MOSFET
2021
[6] A flexibility and accuracy comparison study of different current-voltage equations for double-gate nano-MOSFET by simulation and theory
Applications of Modelling and Simulation, 2021
[7] Investigation of the Thermal Effect in Nano Silicon on Insulator (SOI) MOSFET
NIPES Journal of …, 2021
[8] Comparative Analysis of the Drain Current in a 7nm and 14nm Fully Depleted Silicon-On-Insulator (SOI) MOSFET

Copyright © 2025 by authors and Scientific Research Publishing Inc.

Creative Commons License

This work and the related PDF file are licensed under a Creative Commons Attribution 4.0 International License.