Article citationsMore>>
Yamauchi, H., Iwata, T., Akamatsu, H., Matsuzawa, A. and Introduction, I. (1996) A 0.8V/100MHz/sub-5mW-Operated Mega-Bit SRAM Cell Architecture with Charge-Recycle Offset-Source Driving (OSD) Scheme. 1996 Symposium on VLSl Circuits, Honolulu, 13-15 June 1996, 126-127.
has been cited by the following article:
Related Articles:
-
Kersti Pärna, Inge Ringmets
-
Hamed Yarahmadzahi, Andrej Ernst, Zoya Tolokonnikova, Behrooz Sahebzadeh
-
Eric Persaud, Darren Altidor, Johnny Luo
-
Salfo Kaboré, Abdoul Kader Segda, Aristide Marie Frédéric Gyébré, Frédéric Ouattara
-
Ali Mahamat Nour, Ouattara Frédéric, Zerbo Jean Louis, Gyébré Aristide Marie Frédéric, Nanéma Emmanuel, Zougmoré François