Article citationsMore>>

Ginsburg, B.P. and Chandrakasan, A.P. (2008) Highly Interleaved 5-Bit, 250-M Sample/s, 1.2-mW ADC with Redundant Channels in 65-nm CMOS. IEEE Journal of Solid-State Circuits, 43, 2641-2650.
http://dx.doi.org/10.1109/JSSC.2008.2006334

has been cited by the following article:

Follow SCIRP
Twitter Facebook Linkedin Weibo
Contact us
+1 323-425-8868
customer@scirp.org
WhatsApp +86 18163351462(WhatsApp)
Click here to send a message to me 1655362766
Paper Publishing WeChat
Free SCIRP Newsletters
Copyright © 2006-2024 Scientific Research Publishing Inc. All Rights Reserved.
Top