Advances in Pure Mathematics

Volume 5, Issue 8 (June 2015)

ISSN Print: 2160-0368   ISSN Online: 2160-0384

Google-based Impact Factor: 0.48  Citations  

High Performance Novel Square Root Architecture Using Ancient Indian Mathematics for High Speed Signal Processing

HTML  Download Download as PDF (Size: 848KB)  PP. 428-441  
DOI: 10.4236/apm.2015.58042    3,405 Downloads   5,311 Views  Citations

ABSTRACT

Novel high speed energy efficient square root architecture has been reported in this paper. In this architecture, we have blended ancient Indian Vedic mathematics and Bakhshali mathematics to achieve a significant amount of accuracy in performing the square root operation. Basically, Vedic Duplex method and iterative division method reported in Bakhshali Manuscript have been utilized for that computation. The proposed technique has been compared with the well known Newton-Raphson’s (N-R) technique for square root computation. The algorithm has been implemented and tested using Modelsim simulator, and performance parameters such as the number of lookup tables, propagation delay and power consumption have been estimated using Xilinx ISE simulator. The functionality of the circuitry has been checked using Xilinx Virtex-5 FPGA board.

Share and Cite:

Banerjee, A. , Ghosh, A. and Das, M. (2015) High Performance Novel Square Root Architecture Using Ancient Indian Mathematics for High Speed Signal Processing. Advances in Pure Mathematics, 5, 428-441. doi: 10.4236/apm.2015.58042.

Cited by

[1] Square root for perfect square numbers using vedic mathematics
AIP conference …, 2023
[2] Hardware Implementation for Determining Perfect and Non-Perfect Square Roots using Dwandwa Yoga on FPGA
2022 International Conference on …, 2022
[3] Penerapan iterasi tengah Babilonia dan metode Bakhshali dalam perhitungan akar kuadrat tidak sempurna
2021
[4] Square Root and Inverse Square Root Computation Using a Fast FPGA Based Architecture.
Journal of Active & Passive Electronic Devices, 2018
[5] Optimizing the flux and torque estimator of DTC in FPGA by using low-area square root calculator
2016
[6] FPGA Implementation ofLow-Area Square Root Calculator
2015
[7] FPGA Implementation of Low-Area Square Root Calculator
TELKOMNIKA (Telecommunication Computing Electronics and Control), 2015
[8] Σημασιολογική περιγραφή σκηνών σε περιβάλλοντα εικονικής πραγματικότητας.
2015
[9] SEMANTIC DESCRIPTION OF SCENES IN VIRTUAL REALITY ENVIRONMENTS
2015

Copyright © 2025 by authors and Scientific Research Publishing Inc.

Creative Commons License

This work and the related PDF file are licensed under a Creative Commons Attribution 4.0 International License.