Circuits and Systems

Volume 3, Issue 1 (January 2012)

ISSN Print: 2153-1285   ISSN Online: 2153-1293

Google-based Impact Factor: 0.48  Citations  

Characterization of a Novel Low-Power SRAM Bit-Cell Structure at Deep Sub-Micron CMOS Technology for Multimedia Applications

HTML  XML Download Download as PDF (Size: 350KB)  PP. 23-28  
DOI: 10.4236/cs.2012.31004    5,974 Downloads   10,504 Views  Citations

Affiliation(s)

.

ABSTRACT

To meet the increasing demands for higher performance and low-power consumption in present and future Systems-on-Chips (SoCs) require a large amount of on-die/embedded memory. In Deep-Sub-Micron (DSM) technology, it is coming as challenges, e.g., leakage power, performance, data retentation, and stability issues. In this work, we have proposed a novel low-stress SRAM cell, called as IP3 SRAM bit-cell, as an integrated cell. It has a separate write sub-cell and read sub-cell, where the write sub-cell has dual role of data write and data hold. The data read sub-cell is proposed as a pMOS gated ground scheme to further reduce the read power by lowering the gate and subthreshold leakage currents. The drowsy voltage is applied to the cell when the memory is in the standby mode. Further, it utilizes the full-supply body biasing scheme while the memory is in the standby mode, to further reduce the subthreshold leakage current to reduce the overall standby power. To the best of our knowledge, this low-stress memory cell has been proposed for the first time. The proposed IP3 SRAM Cell has a significant write and read power reduction as compared to the conventional 6 T and PP SRAM cells and overall improved read stability and write ability performances. The proposed design is being simulated at VDD = 0.8 V and 0.7 V and an analysis is presented here for 0.8 V to adhere previously reported works. The other design parameters are taken from the CMOS technology available on 45 nm with tOX = 2.4 nm, Vthn = 0.224 V, and Vthp = 0.24 V at T = 27?C.

Share and Cite:

R. Singh, M. Pattanaik and N. Shukla, "Characterization of a Novel Low-Power SRAM Bit-Cell Structure at Deep Sub-Micron CMOS Technology for Multimedia Applications," Circuits and Systems, Vol. 3 No. 1, 2012, pp. 23-28. doi: 10.4236/cs.2012.31004.

Cited by

[1] A study of emerging semi-conductor devices for memory applications
2021
[2] NOVEL LOW POWER HALF-SUBTRACTOR USING AVL WITH SLEEP TRANSISTOR TECHNIQUE BASED ON 0.18 µM CMOS TECHNOLOGY
International Journal of Modern Trends in Engineering Science, 2018
[3] Implementation of Static RAM with Sleep Transistor to Leakage Power Reduction
International Journal of Contemporary Technology and Management, 2017
[4] Low Leakage Asynchronous PP based Single Ended 8T SRAM bit-cell at 45nm CMOS Technology
2016
[5] 模拟集成电路设计实训.
Research & Exploration in Laboratory, 2015
[6] Design and Analysis of a Novel Ultra-Low Power SRAM Bit-Cell at 45nm CMOS Technology for Bio-Medical Implants
International Journal of Computer Applications, 2015
[7] A Roadmap on the Low Power Static Random Access Memory Design Topologies
J Yadav, T Goswami, P Bhatnagar, S Birla, NK Shukla - ijser.org, 2014
[8] Evaluation of microscopy as a field laboratory test for diagnosis of Johne's disease in farm animals.
Intas Polivet, 2014
[9] Design a Low Power Half-Subtractor Using AVL Technique Based on 65nm CMOS Technology
International Journal of Advanced Research in Computer Engineering & Technology (IJARCET), 2013
[10] Analysis of Conventional CMOS and FinFET based 6-T XOR-XNOR Circuit at 45nm Technology
International Journal of Computer Applications?, 2013
[11] Effect of Supply Voltage on Ability and Stability in IP3 SRAM Bit-Cell at 45nm CMOS Technology using N-Curve
International Journal of Computer Applications, 2013
[12] Gate leakage current reduction in IP3 SRAM cells at 45 nm CMOS technology for multimedia applications
Journal of Semiconductors, 2012
[13] Analysis of Subthreshold Leakage Current in IP 3 SRAM Bit-Cell under Temperature Variations in Deep-Submicrometer CMOS Technology
International Journal of Computer Applications, 2012
[14] Analysis of Gate Leakage Current in IP3 SRAM Bit-Cell under Temperature Variations in DSM Technology
parameters, 2012
[15] Implementation of high performance and low leakage half subtractor circuit using AVL technique
Information and Communication Technologies (WICT), 2012 World Congress on. IEEE, 2012., 2012
[16] An Analysis of Power and Stability in 6T, NC, Asymmetric, PP, and P3SRAM Bit-Cells Topologies in 45nm CMOS Technology
International Journal of Computer Applications, 2012
[17] Analysis and Simulation of Subthreshold Leakage Current Reduction in IP3 SRAM Bit-Cell at 45 nm CMOS Technology for Multimedia Applications
M Pattanaik, NK Shukla, RK Singh - ijcte.org, 2011

Copyright © 2024 by authors and Scientific Research Publishing Inc.

Creative Commons License

This work and the related PDF file are licensed under a Creative Commons Attribution 4.0 International License.