has been cited by the following article(s):
[1]
|
High Throughput PRESENT Cipher Hardware Architecture for the Medical IoT Applications
Cryptography,
2023
DOI:10.3390/cryptography7010006
|
|
|
[2]
|
A Novel Hardware-Efficient Central Pattern Generator Model Based on Asynchronous Cellular Automaton Dynamics for Controlling Hexapod Robot
IEEE Access,
2020
DOI:10.1109/ACCESS.2020.3012706
|
|
|
[3]
|
10 Clock-Periods Pipelined Implementation of AES-128 Encryption-Decryption Algorithm up to 28 Gbit/s Real Throughput by Xilinx Zynq UltraScale+ MPSoC ZCU102 Platform
Electronics,
2020
DOI:10.3390/electronics9101665
|
|
|
[4]
|
A Dynamic Reconfigurable Design of Multiple Cryptographic Algorithms Based on FPGA
2018 IEEE International Conference on Smart Internet of Things (SmartIoT),
2018
DOI:10.1109/SmartIoT.2018.00-17
|
|
|
[5]
|
First steps towards designing a compact language for the description of logic circuits
2016 International Conference on Communications (COMM),
2016
DOI:10.1109/ICComm.2016.7528313
|
|
|