Circuits and Systems

Volume 7, Issue 4 (April 2016)

ISSN Print: 2153-1285   ISSN Online: 2153-1293

Google-based Impact Factor: 0.48  Citations  

Design of Efficient Router with Low Power and Low Latency for Network on Chip

HTML  XML Download Download as PDF (Size: 2073KB)  PP. 339-349  
DOI: 10.4236/cs.2016.74029    2,387 Downloads   4,019 Views  Citations
Author(s)

ABSTRACT

The NoC consists of processing element (PE), network interface (NI) and router. This paper proposes a hybrid scheme for Netwok of Chip (NoC), which aims at obtaining low latency and low power consumption by concerning wired and wireless links between routers. The main objective of this paper is to reduce the latency and power consumption of the network on chip architecture using wireless link between routers. In this paper, the power consumption is reduced by designing a low power router and latency is reduced by implementing a on-chip wireless communication as express links for transferring data from one subnet routers to another subnet routers. The average packet latency and normalized power consumption of proposed hybrid NoC router are analyzed for synthetic traffic loads as shuffle traffic, bitcomp traffic, transpose traffic and bitrev traffic. The proposed hybrid NoC router reduces the normalized power over the wired NoC by 12.18% in consumer traffic, 12.80% in AutoIndust traffic and 12.5% in MPEG2 traffic. The performance is also analyzed with real time traffic environments using Network simulator 2 tool.

Share and Cite:

Deivakani, M. and Shanthi, D. (2016) Design of Efficient Router with Low Power and Low Latency for Network on Chip. Circuits and Systems, 7, 339-349. doi: 10.4236/cs.2016.74029.

Copyright © 2024 by authors and Scientific Research Publishing Inc.

Creative Commons License

This work and the related PDF file are licensed under a Creative Commons Attribution 4.0 International License.