

# High Frequency Oscillator Design Using a Single 45 nm CMOS Current Controlled Current Conveyor (CCCII+) with Minimum Passive Components

#### Mohd Yusuf Yasin, Bal Gopal

Department of Electronics and Communication Engineering, Integral University, Lucknow, India E-mail: mmyasin@rediffmail.com Received November 2, 2010; revised November 15, 2010; accepted February 18, 2011

#### Abstract

In the field of analog VLSI design, current conveyors have reasonably established their identity as an important circuit design element. In the literature published during the past few years, numerous application have been reported which are based on a variety of current conveyors. In this paper, an oscillator circuit has been proposed. This oscillator is designed using a single positive type second generation current controlled current conveyor (CCCII+). A CCCII has parasitic input resistance on it's current input node. This resistance could be exploited to reduce circuit complexities. Thus in this accord, a novel oscillator circuit is proposed which utilizes the parasitic resistance of the CCCII+ along with a few more passive components.

Keywords: Current Mode (CM) Circuit Applications, Current Conveyor (CC), Current Controlled Current Conveyor (CCC) Applications, CCCII Oscillator Circuit; Single CCCII+ Oscillator Circuit, Low Power Oscillator Circuit

# 1. Introduction

In the recent past, the analog VLSI has emerged as a promising technology for the future demands of low power and high bandwidth requirements. Current mode (CM) design approach is fast gaining in and establishing a trend setting reputation in the design of the modern day VLSI. It proves to be a viable technique that can help applying various design considerations which are ineffective or hard to apply otherwise. Because of it's superiority over the voltage mode approach, [1], the CM design approach appears to be a fit candidate for the next generation of analog VLSI.

Current mode design approach is one where circuits are operated on current stimuli and also the states of the circuits are represented in terms of currents rather than in terms of voltages. Current mode approach has numerous remarkable features, like, superior bandwidth, higher speed and better operational accuracy. It does not require highly sophisticated designs as demanded by the good performance VM amplifiers. Further, this approach can also manage with comparatively low precision design components. The CM design approach has been successfully applied to a variety of circuit applications. For example, several important CM applications are proposed in [2]. These applications are based on various CM devices like CCII, CCIII, CFA, OFC.

Current conveyor (CC) is an important and versatile current mode active building block, which has been considered superior to operational amplifiers [3], and can offer higher design flexibility than conventional operational amplifiers. It can be elegantly applied to a variety of analog circuit design problems. CC versions of various standard applications are found simpler and more elaborate than their voltage mode counterparts. In a CC, the voltage follower action between the input nodes and the current conveyance between input output nodes are the principal actions [1], and are controllable over a wide range [3]. A CC facilitates the use of both positive and negative feedbacks with equal ease, and can be used to simulate negative resistance. Current controlled current conveyor (CCC) is yet another CM active building block, where considerable parasitic resistance appears at the current input node and is controllable by the controlling (biasing) current. Both of these devices also offer the features of current duplication and current negation without any deterioration in the operation of the principal circuit. A brief review of the well known characteristics of an ideal CCCII+ are given in Equation (1) and **Figure 1** [4,5].

$$\begin{bmatrix} I_{Y} \\ V_{X} \\ I_{Z} \end{bmatrix} = \begin{bmatrix} 0 & 0 & 0 \\ 1 & R_{X} & 0 \\ 0 & 1 & 0 \end{bmatrix} \begin{bmatrix} V_{Y} \\ I_{X} \\ V_{Z} \end{bmatrix}$$
(1)

In a type CCCII+, both  $I_X$  and  $I_Z$  may flow into or out of the device simultaneously. For the other two possible combinations of these currents, the device is typed as CCCII-. The  $R_X$  is input resistance at the node X and depends upon the circuit structure.

In this work, an oscillator is realized using CMOS version of the CCCII+ shown in **Figure 1**. Resistance  $R_X$  of the CCCII+ is exploited and is treated like any other passive resistor with the aim of reducing the demand of external passive resistors.

# 2. Oscillator Circuit Scheme

Several oscillator circuits have been published recently [4,6-10]. These circuits have invariably been proposed on the basis of the multiple use of CC/CCC along with two or more passive components, incorporating both inverting and non inverting outputs, and, in some cases, a few more design building blocks, etc. A number of oscillator topologies are presented in [11]. ICCII is the active device used in all these topologies. However, the minimum passive component count is irredundantly four, along with at least one ICCII.

Here in this work, a novel scheme is proposed as depicted in **Figure 2**. This scheme is quite simple and employs only one single output CCCII+ with a possible minimum passive component count. Here the basic circuit structure is proposed with four passive components, however, the subsequent analysis helps in reducing the external component count to three. The circuit also has the added features like, very low power requirement,



Figure 1. Block Diagram representation of the 2<sup>nd</sup> generation CCCII+.

Copyright © 2011 SciRes.

 $\overline{z_1}$   $Z_2$   $I_B$  X CCCII+  $Z_4$   $Z_3$ 

Figure 2. Generalized scheme for the proposed Oscillator. All Z<sub>i</sub>'s are impedances.

capability of generating high oscillation frequency, low turn-on time [6], and electronically tunable frequency through  $I_B$ .

Routine analysis of the scheme of **Figure 2**, gives the following characteristic equation:

$$Z_{2}Z_{4} = Z_{4}R_{X} + Z_{1}Z_{2} + 2Z_{1}Z_{3} + R_{X} (Z_{1} + Z_{2} + Z_{3})$$
(2)

For a real frequency of oscillation, and the gain adjustment, a suitable second order polynomial is required, so that the real and imaginary components yield. This requirement of Equation (2) can be fulfilled for the following specific choice of external components as given in Equation (3). Arrows in Equation (3) indicate the operation of replacing the impedances by the corresponding passive components (for example, impedance  $Z_1$  is replaced by the capacitor  $C_1$ ).

$$Z_1 \to C_1; Z_2 \to C_2; Z_3 \to R_3; Z_4 \to R_4$$
(3)

The choice of Equation (3) is incorporated in the scheme of **Figure 2** and the following s-domain characteristic polynomial is obtained.

$$s^{2}C_{1}C_{2}R_{X}(R_{3}+R_{4})+$$

$$s(C_{1}R_{X}+C_{2}R_{X}+2C_{2}R_{3}-C_{1}R_{4})+1=0$$
(4)

Equation (4) gives the necessary gain condition and the frequency of oscillations.

$$C_1 R_X + C_2 R_X + 2C_2 R_3 = C_1 R_4 \tag{5}$$

$$\omega_{o} = \frac{1}{\sqrt{C_{1}C_{2}R_{X}\left(R_{4}+R_{3}\right)}} \tag{6}$$

Equations (5) and (6) clearly show the insignificance of  $R_3$ . If it is shorted, ( $R_3 = 0$ ), both the Equations (5) and (6) are further simplified.

$$R_4 = 2R_X \tag{7}$$

CS

Thus it is possible to realize the oscillator using a single CCCII+, one Resistor and two equal capacitors. The final complete circuit is presented in **Figure 3**.

On the basis of **Figure 3** and the Equations (7) and (8), a few observations are worth noting. Equation (7) depicts ideal condition, and thus Equation (8) remains a valid equation when expressed in terms of  $R_4$ . Further, from **Figure 3**, the feedback signal with respect to node Y is

 $V_2 = \frac{R_X - R_4 - sCR_X R_4}{R_4 (1 + 2sCR_X)} V_3.$  For large values of  $R_4$  and

 $\omega$ ,  $\frac{V_2}{V_3} \rightarrow -\frac{1}{2}$ . It clearly indicates that a larger value of

 $R_4$  is necessary to build up the required level of the *Y* node feed back signal and 180° phase shift so that the circuit sustains oscillations. Therefore the oscillation frequency should better be defined using Equation (8) instead of using the suggestion of Equation (7), as it predicts only the ideal condition for oscillations. Simulation results also suggest the independence of the frequency of oscillations of  $R_4$ .

Ignoring the body effect, the estimate of resistance  $R_X$ of the above circuit, is given by  $R_X \approx \frac{1}{g_{m10} + g_{m9}}$ . For matched transistors M9 and M10,  $R_X \approx \frac{1}{\sqrt{8\beta I_B}}$ ,  $\beta$  be-

ing the device transconductance of M9 [5]

## 3. Circuit of the CCCII+

For realization of the above oscillator, the class AB CCCII+ circuit adopted is shown in **Figure 4**, and is readily available in literature. It's bipolar version is



Figure 3. Simplified circuit schematic of the CCCII+ based oscillator.



Figure 4. CCCII+ circuit for testing the proposed oscillator. Upward arrow is to  $V_{DD}$  and the downward arrow is to  $V_{SS}$ .

studied by many authors, [12,13]. It's CMOS version can be found in references [5,10]. In the present work, this circuit is redesigned in 45 nm CMOS and is simulated using the "Predictive Technology Model Beta Version 45 nm MOS Parameters" compatible with HSPICE [14]. The design details of this circuit are presented in **Table 1**.

# 4. Verification and Results

CCCII+ of **Figure 4** is designed in 45 nm CMOS, and is applied to the realization of the proposed oscillator.

The application is then simulated on HSPICE and the performance of the oscillator (node Z voltage signal) is presented in **Figure 5**. For clarity of the necessary details, **Figure 5** is windowed between 600 ns and 800 ns; and is presented in **Figure 6**. However, the simulation is done for the entire 0.1 ms interval.

Fourier analysis, with respect to the principal frequency (38.48 MHz), is performed on the node Z signal to ascertain the quality of the oscillations. Result of this analysis is presented in **Figure 7**. Peaks in **Figure 7** correspond to the principal frequency of the oscillator and it's harmonic frequencies. Third harmonic component is significant (-27 dB) compared to the second harmonic component (-30 dB). Estimates of the total harmonic distortion (THD) and the DC component of the node Z signal are important quality matrices. Both these parameters are found reasonably very low. The simulation results are summarized in **Table 2**.

It is noteworthy that the sustainable oscillations are established without requiring a trigger signal. Further, the value of resistor  $R_4$  estimated by Equation (6) above, would theoretically establish oscillations. It is observed that higher values of  $R_4$  enhance the voltage buildup

56

| Table 1. Design | details | of | the | circuits | of | Figure | 3 | & |
|-----------------|---------|----|-----|----------|----|--------|---|---|
| Figure 4.       |         |    |     |          |    |        |   |   |

| Design Parameter  | Value                     |
|-------------------|---------------------------|
| $R_4$             | 15 kΩ                     |
| $C_1 = C_2$       | 1 pF                      |
| Supply Voltage    | $\pm 1.0 V$               |
| I <sub>BIAS</sub> | 3 μΑ                      |
| W/L               | 0.98 µm/0.2 µm (all NMOS) |
| W/L               | 8.3 µm/0.36 µm (all PMOS) |
| Parameters        | 45 nm (β version), HSPICE |







Figure 6. Expanded view of the output signal (node Z) in Figure 5.

quicker and hence the oscillations start up earlier. It is also observed that  $R_4$  do not affect the oscillation fre-



Figure 7. Fourier analysis of the signal at node z of Figure 5. First peak appears at 38.5 MHz. Subsequent peaks occur at harmonic frequencies.

| Table 2. Performance | results of | f the pro | posed | oscillator. |
|----------------------|------------|-----------|-------|-------------|
|----------------------|------------|-----------|-------|-------------|

| Performance Parameters                  | Detail             |  |  |
|-----------------------------------------|--------------------|--|--|
| Frequency                               | 38.5 MHz           |  |  |
| THD                                     | -31.4 dB,(2.7%)    |  |  |
| DC Component                            | -1.8 mV            |  |  |
| Peak Average Magnitude                  | -104 mV to 99.4 mV |  |  |
| Total Power Dissipation(biasing source) | 257 μW             |  |  |
| Oscillations start-up Time              | ~400 ns            |  |  |
| SNR at output node                      | -0.75 dB           |  |  |

quency though Equation (8) can be expressed in terms of  $R_4$ . This is merely because of Equation (7).

Authors of reference [4] reported frequency of operation in kHz range for their proposed oscillators with a THD of 0.5% using CC/CCC based upon bipolar technology.

Authors of reference [11] use 1.2  $\mu$ m CMOS based ICCII using  $\pm 2.5$  V supply voltages. The total active area for the proposed ICCII was 2096  $\mu$ m<sup>2</sup>. Also the proposed oscillators gradually build up to final peak to peak amplitude of oscillations in about 400  $\mu$ s. Test results in [11] are presented for 39.78 kHz.

The circuit scheme proposed here in this work is a low voltage, low power scheme, based on CCCII designed in 45 nm CMOS technology, biased at ±1 V and simulation results are summarized in **Table 2**. In addition, the proposed circuit can generate frequencies up to 100 MHz(at  $I_B = 2.79 \ \mu$ A,  $C_1 = C_2 = 0.225 \ p$ ), and requires only 19.6  $\mu$ m<sup>2</sup> active area, which is quite small [11].

**Figure 8** shows a logarithmic plot for frequency variation with respect to capacitance. The graph shows a natural trend of as frequency drops with increasing capacitance.

In **Figures 9** a plot for frequency variation with biasing current of the CCCII+ is presented on logarithmic scale. Simulation results show that a variation in the bias current,  $\Delta I_B = 2.9 \ \mu\text{A}$  (0.4  $\mu\text{A}$  to 3.3  $\mu\text{A}$ ), cause the oscillator frequency to vary as  $\Delta f = 25.78 \text{ MHz}$  (15.2 MHz to 40.98 MHz). For the sake of analysis, a figure of merit could be defined as the current to frequency transfer coefficient,  $K_{fi}$ , [15]. Thus for  $C_1 = C_2 = 1 \text{ pf}$ ,  $K_{fiN} = 25.78 \text{ MHz}$ /2.9  $\mu\text{A} = 8.9 \text{ MHz}/\mu\text{A}$ .  $K_{f\cdot I}$  depends on capacitances and the biasing current. It varies directly with the  $I_B$  and inversely with the capacitances.

## 5. Non Idealities of CCCII+ and Their Impact on Circuit Performance

In the above analysis, the CCCII+ is considered ideal. However, a number of non-idealities are present in a practical CCCII+. Considering some of these nonidealities, the device model of the CCCII+ of **Figure 1** can be described as below:

$$I_Z = \pm \alpha I_X \tag{9}$$

$$V_X = I_X R_X + \beta V_Y \tag{10}$$

$$I_Y = I_\delta \tag{11}$$

where  $\alpha$  in Equation (9), is the current conveyance coefficient between nodes *X* and *Z*;  $\beta$  in Equation (10), is the voltage gain from node *Y* to node *X* and is usuall y < 1.  $I_{\delta}$  in Equation (11) is the input current at node *Y*. For analytical simplicity in the proposed oscillator scheme, it is assumed that this current is a function of the voltage at node *Z*. Therefore,  $I_{\delta} = V_Z/R_{\delta}$ , where  $R_{\delta}$  is the corre-



Figure 8. Frequency variation with Capacitor ( $C_1 = C_2 = C$ ).

Copyright © 2011 SciRes.



Figure 9. Frequency variation with biasing current. Case 2: C = 1 pF.

sponding resistance at the Y node. Also, as usual,  $C_1 = C_2 = C$ . Using these assumptions, analysis of circuit in **Figure 3**, gives the following modified characteristic equation:

$$s^{2}C^{2}R_{4}R_{X} + sC\left(2R_{X} - 2\alpha\beta R_{4} + R_{4} + \beta R_{4} - \alpha R_{4}R_{X} + 2\frac{R_{4}}{R_{X}}\right) (12) + \left(1 + \frac{R_{4}}{R_{\delta}}\right) = 0$$

On solving Equation (12), the results are:

$$\frac{1}{R_4} + \frac{1}{R_\delta} = \frac{\alpha (1+2\beta) - (1+\beta)}{2R_X} = \frac{K}{2R_X}$$
(13)

$$\omega^{2} = \frac{\frac{1}{R_{\delta}} + \frac{1}{R_{4}}}{C^{2}R_{\chi}} = \frac{K}{2C^{2}R_{\chi}^{2}}$$
(14)

$$\omega = \sqrt{K} \frac{1}{\sqrt{2}CR_x} = \sqrt{K}\omega_0 \tag{15}$$

$$\frac{\omega}{v_o} = \sqrt{K} < 1 \tag{16}$$

Equation (13) relates  $R_4$ ,  $R_X$ , and  $R_{\delta}$ . Equation (15) shows a possible elimination of  $R_{\delta}$ , Hence either of  $R_4$  and  $R_X$  or both may get modified on account of the voltage and current tracking errors of the CCCII. Here it is assumed that the circuit non-idealities do not cause significant change in the value of  $R_X$ . Equation (16) shows that the oscillation frequency  $\omega$  under non-ideal conditions is lesser than the ideal oscillation frequency  $\omega_o$ . Further more,

$$K = \alpha \left( 1 + 2\beta \right) - \left( 1 + \beta \right) \tag{17}$$

CS

Equation (17) indicates that the variation in the oscillator frequency depends on the current and voltage tracking errors, and shows no effect of the current existing at node Y of the CCCII+. Percent decrease in the frequency can be described as:

$$\frac{\omega_o - \omega}{\omega_o} = 1 - \sqrt{K} \tag{18}$$

For an ideal situation,  $\alpha \rightarrow 1$ ,  $\beta \rightarrow 1$ ,  $I_{\delta}=0$  and  $R_{\delta} \rightarrow \infty$ ; hence Equation (13) reduces to  $\frac{1}{R_4} = \frac{1}{2R_x}$ , and Equation (14) reduces to Equation (8), and hence from Equations (16) and (18),  $\omega = \omega_o$ . But for a 5% tracking error in the values of  $\alpha$ , and  $\beta$ , e.g.  $\alpha = 0.95$ ,  $\beta = 0.95$ , using Equation (18), the deviation in the oscillation frequency is observed to be  $\frac{\omega_o - \omega}{\omega_o} = 0.1028$ , or 10.3%.

## 6. Time Domain and Stabilty Considerations

The time domain analysis may be significant in giving better insight in the functioning and performance of the oscillator circuit. Assuming the circuit of **Figure 3** relaxed, it can be described by the following system of equations for  $v_1(t)$  and  $v_3(t)$  voltages of nodes 1 and 3 respectively

$$\left(CR_{X}\right)^{2}R_{4}\frac{d^{2}v_{1}}{dt^{2}}+CR_{X}\left(2R_{X}-R_{4}\right)\frac{dv_{1}}{dt}+R_{X}v_{1}=0$$
 (19)

$$(CR_{X})^{2} R_{4} \frac{d^{2} v_{3}(t)}{dt^{2}} + CR_{X} (2R_{X} - R_{4}) \frac{dv_{3}(t)}{dt}$$
(20)  
-R\_{X} v\_{3}(t) = 0

Equation (19) predicts oscillatory behaviour for the option  $R_4 = 2R_x$  as has already been indicated above.

Using this option, and defining  $\omega'_o = \frac{1}{CR_4}$ , general solutions of Equations (19) and (20) are as follows

lutions of Equations (19) and (20) are as follows

$$v_1(t) = c_1 e^{j\omega_0 t} + c_2 e^{-j\omega_0 t}$$
(21)

$$v_3(t) = c_3 e^{\sqrt{2\omega_0}t} + c_4 e^{-\sqrt{2\omega_0}t}$$
(22)

In the above Equations (21) and (22), the coefficients  $C_1$ ,  $C_2$ ,  $C_3$ , and  $C_4$ , are arbitrary constants. Equation (21) is oscillatory in nature. In Equation (22), one of the terms rises exponentially to saturation while the other term sharply decays out for large  $\omega'_o$  and hence oscillations attain their amplitude.  $\omega_o = \sqrt{2} \omega'_o$ 

Again one can consider the gain limits of the circuit. For this purpose, feedback signal from node Z to node X

is through  $C_1$  and  $C_2$  ( $C_1 = C_2$ ), while to node Y is through  $R_4$ . Thus the gain function corresponding to the capacitive feedback arm is:

$$\frac{v_{1}(s)}{v_{3}(s)} = \frac{sCR_{\chi}+1}{s2CR_{\chi}+1} = \frac{1}{2} \frac{s + \frac{2}{CR_{4}}}{s + \frac{1}{CR_{4}}}$$

$$= \frac{1}{2} \frac{s + 2\omega'_{o}}{s + \omega'_{o}}$$

$$\frac{v_{1}(s)}{v_{3}(s)} = \frac{1}{2} \frac{\sqrt{\omega^{2} + 4\omega'_{o}^{2}}}{\sqrt{\omega^{2} + \omega'_{o}^{2}}} = \frac{1}{2} \frac{\sqrt{\omega_{n}^{2} + 4}}{\sqrt{\omega_{n}^{2} + 1}}$$
(23)

Similarly the gain function corresponding to the resistive arm is

$$\frac{v_3(s)}{v_1(s)} = \frac{(sCR_x - 1)R}{sCRR_x + R_x - R} = \frac{s - \frac{2}{CR_4}}{s - \frac{1}{CR_4}} = \frac{s - 2\omega'_o}{s - \omega'_o}$$
(25)

$$\left|\frac{v_{3}(s)}{v_{1}(s)}\right| = \frac{\sqrt{\omega^{2} + 4\omega'_{o}^{2}}}{\sqrt{\omega^{2} + \omega'_{o}^{2}}} = \frac{\sqrt{\omega_{n}^{2} + 4}}{\sqrt{\omega_{n}^{2} + 1}}$$
(26)

2

Equations (24) and (26) are described as a function of normalized frequency,  $\omega_n = \omega/\omega'_o$ . From Equation (24), the gain limits are: for  $\omega_n \to 0$ ,  $\left| \frac{v_1(s)}{v_3(s)} \right| \to 1$  and

$$\omega_n \to \infty$$
,  $\left| \frac{v_1(s)}{v_3(s)} \right| \to \frac{1}{2}$ . Similarly from Equation (26),  
 $\omega_n \to 0$ ,  $\left| \frac{v_3(s)}{v_1(s)} \right| \to 2$  and  $\omega_n \to \infty$ ,  $\left| \frac{v_3(s)}{v_1(s)} \right| \to 1$ . In

both cases, the gain transitions occur between  $1 < \omega_n < 2$ . However, the phases for Equations (23) and (25), being opposite to one another, start at 0° phase angle, both attain a peak ( $\omega_n \approx 1.4$ ,  $\varphi(\omega) \approx \pm 19.47^\circ$  and then gradually die towards zero individually. It is thus concluded that the system is quite stable [16].

#### 7. Conclusions

In this work, a novel oscillator is designed using a single CCCII+, two passive capacitors to control frequency and one passive resistor to sustain the necessary gain. The simulation results of the oscillator verify the circuit capability to generate megahertz oscillations. Quality of oscillations is also reasonable as per the simulation results presented in **Figures 5** and **6**, summarized in **Table 2**. The DC component of the output is observed about -1.8 mV and the total harmonic distortion in the output

node Z signal is about 2.7% (-31.4 dB) at 38.5 MHz frequency (see **Table 2**). The peak to peak amplitude of the output voltage is 203 mV. Also, the simulation shows the average power dissipation low, 257  $\mu$ W when biased through ±1.0 V and a 3  $\mu$ A source. The oscillator is also investigated for higher frequencies and found capable of generating 100 MHz at  $I_B$  = 2.79  $\mu$ A,  $C_1$  =  $C_2$  = 0.225 pf satisfactorily. It is also supported by the **Figures 8** and **9** that smaller capacitance and larger bias current results higher frequency oscillations.

Further more, it is noticeable that a higher value of  $R_4$  is required to set in the oscillations. The reasons may include

1) Requirement of the feedback loop gain to satisfy the criterion of oscillations.

2) Current, and voltage follow up errors at the relative node pairs (*Z*, *X*) and (*Y*, *X*) respectively. If  $R_X$  assumed unchanged, critical value  $R_4$  requires an upward modification on account of  $\alpha \neq 1$ ,  $\beta \neq 1$ .

In presence of such non-idealities, however, the model of CCCII described in Equation (1) may be modified to accommodate the tracking errors and the voltage node input current.

$$\begin{bmatrix} I_Y \\ V_X \\ I_Z \end{bmatrix} = \begin{bmatrix} 0 & 0 & 0 \\ \beta & R_X & 0 \\ 0 & \pm \alpha & 0 \end{bmatrix} \begin{bmatrix} V_Y \\ I_X \\ V_Z \end{bmatrix} + \begin{bmatrix} 1 \\ 0 \\ 0 \end{bmatrix} \begin{bmatrix} I_\delta \end{bmatrix}$$
(27)

It is also noticeable that it is the deviations (the absolute values of the coefficients  $\alpha$  and  $\beta$ ) that affect the results much more than the input current or impedance of the node *Y* as is clearly indicated by Equation (15). It is further noteworthy that the definition of the parasitic resistance in Equation (1) includes both gate transconductance and body transconductance of M9 and M10. Body transconductance of the MOSFETs, was ignored in the analysis. Inclusion of the body transconductance of the MOSFETs, however, shows a favorable impact on decreasing  $R_X$ , and thus improves the oscillator performance.

### 8. References

- S. Sedra, et al., "The Current Conveyor: History, Progress and New Results," *IEE Proceedings (Part G) of Circuits, Devices and Systems*, Vol. 137, No. 2, April 1990, pp. 78-87. doi:10.1049/ip-g-2.1990.0015
- [2] S. S. Rajput, et al., "Advanced Applications of Current

Conveyors: A Tutorial," *Journal of Active and Passive Electronic Devices*, Vol. 2, No. 2, 2007, pp. 143-164.

- [3] J. Zhao, et al., "Design of Tunable Biquadratic Filters Employing CCCIIs: State Variable Block Diagram Approach," Analog Integrated Circuits and Signal Processing, Vol. 62, No. 3, March 2010, pp. 397-406. doi:10.1007/s10470-009-9348-0
- [4] N. Pandey, et al., "Sinusoidal Oscillator—A New Configuration Based on Current Conveyor," Proceedings of XXVII General Assembly of International Union of Radio Science (URSI), Delhi, 23-29 October 2005, pp 23-29.
- [5] M. Siripruchyanun, "A Temperature Compensation Technique for CMOS Current Controlled Current Conveyor (CCCII)," *Proceedings of ECTI-CON* 2005, North Bangkok, 12-13 May 2005, pp. 510-513.
- [6] S. B. Salem, et al., "A High Performances CMOS CCII and High Frequency Applications," Analog Integrated Circuits and Signal Processing, Vol. 49, No. 1, October 2006, pp. 71-78. doi:10.1007/s10470-006-8694-4
- [7] J. Horng, et al., "Sinusoidal Oscillators Using Current Conveyors and Grounded Capacitors," Journal of Active and Passive Electronic Devices, Vol. 2, No. 2, 2007, pp. 127-136.
- [8] W. Kiranon, et al., "Current Controlled Oscillator Based on Translinear Conveyors," *Electronics Letters*, Vol. 32, No. 15, 1996, pp. 1330-1331. doi:10.1049/el:19960936
- [9] W. Kiranon, et al., "Electronically Tunable Multifunction Translinear—C Filter and Oscillator," *Electronics Letters*, Vol. 33, No. 7, 1997, p. 573. doi:10.1049/el:19970382
- [10] J. W. Horng, "A Sinusoidal Oscillator Using Current-Controlled Current Conveyor," *International Journal* of Electronics, Vol. 88, No. 6, 2001, pp. 659-664. doi:10.1080/00207210110044369
- [11] A. Toker, et al., "New Oscillator Topologies Using Inverting Second-Generation Current Conveyors," Turkish Journal of Electriial Engineering & Computer Science, Vol. 10, No. 1, 2002, pp. 119-130.
- [12] E. Yuce1, et al., "Universal Resistorless Current-Mode Filters Employing CCCIIs," International Journal of Circuit Theory and Applications, Vol. 36, No. 5-6, 2008, pp. 739-755.
- [13] T. Parveen1, et al., "A Canonical Voltage Mode Universal CCCII-C Filter," *Journal of Active and Passive Electronic Devices*, Vol. 4, No. 1-2, 2009, pp. 7-12.
- [14] Predictive Technology Model, 2006. http://ptm.asu.edu
- [15] S. Soclof, "Design and Applications of Analog Integrated Circuits," Prentice Hall of India, Delhi, 2004.
- [16] G. Daryanani, "Principles of Active Network Synthesis and Design," John Wiley and Sons, New York, 1976.