Circuits and Systems

Volume 3, Issue 1 (January 2012)

ISSN Print: 2153-1285   ISSN Online: 2153-1293

Google-based Impact Factor: 0.48  Citations  

Novel Threshold-Based Standard-Cell Flash ADC

HTML  XML Download Download as PDF (Size: 282KB)  PP. 29-34  
DOI: 10.4236/cs.2012.31005    5,188 Downloads   9,042 Views  Citations

Affiliation(s)

.

ABSTRACT

This paper introduces a novel standard-cell flash architecture for implementing analog-to-digital converters (ADC). The proposed ADC consists of several CMOS inverters all having their inputs connected to a common input node. The out-put of the ADC is a thermometer code generated by the inverter outputs. Depending on the relationship between the input signal and a given inverter’s threshold voltage, the output will either be ‘0’ or ‘1’. By having many inverters with different threshold voltages, it is possible to create a 3-bit flash ADC. Even though the system is inherently non-linear, mathematical optimization has been done in order to improve its linearity. The proposed circuit dissipates 6.7 mW and uses in total 672 transistors of PMOS and NMOS types. This ADC is designed and simulated using TSMC’s 0.18 μm CMOS and results show that the proposed circuit works as expected even in presence of process variations.

Share and Cite:

M. Njinowa, H. Bui and F. Boyer, "Novel Threshold-Based Standard-Cell Flash ADC," Circuits and Systems, Vol. 3 No. 1, 2012, pp. 29-34. doi: 10.4236/cs.2012.31005.

Cited by

[1] Inverter‐based voltage‐controlled and programmable comparators
2020
[2] Power Saving Scheme for Process Corner Calibrated Standard Cell Based Flash ADC in Wireless Surveillance Applications
2020
[3] Process Corner Calibration for Standard Cell Based Flash ADC
2019
[4] Two-Step Flash ADC Using Standard Cell Based Flash ADCs
2019
[5] Design of 5-Bit Flash ADC Using Multiple Input Standard Cell Gates for Large Input Swing
2017
[6] Convertisseurs de données de type flash basés sur les cellules normalisées et application
2017
[7] Reduced Complexity Linearity Improved Threshold Quantized Comparator Based Flash ADC
Journal of Circuits, Systems, and Computers, 2017
[8] Design of Low Power 4-Bit 400MS/s Standard Cell Based Flash ADC
2017
[9] Design of Low Power 5-Bit Hybrid Flash ADC
2016
[10] Various architectures of analog to digital converter
2015
[11] Increased digitalisation of flash ADC in modern CMOS process: a review
International Journal of Circuits and Architecture Design, 2015
[12] Design of Flash ADC using improved comparator scheme
International Journal of Engineering Research and Applications, 2014
[13] Implementation of high performance dynamic flash ADC
Emerging Research Areas: Magnetics, Machines and Drives (AICERA/iCMMD), 2014 Annual International Conference on. IEEE, 2014., 2014
[14] Improved power supply rejection (PSR) digital comparator based Flash analog to digital converter (FADC)
Electronics and Communication Systems (ICECS), 2014 International Conference on. IEEE, 2014
[15] Algebraic Modeling of New Enhanced Linearity Threshold Comparator based Flash ADC
2014
[16] Improved linearity standard cell based flash ADC with DBNS encoding scheme
Devices, Circuits and Systems (ICDCS), 2014 2nd International Conference on, 2014
[17] Design of low power 4-bit flash ADC based on standard cells
New Circuits and Systems Conference (NEWCAS), 2013 IEEE 11th International. IEEE, 2013., 2013

Copyright © 2024 by authors and Scientific Research Publishing Inc.

Creative Commons License

This work and the related PDF file are licensed under a Creative Commons Attribution 4.0 International License.