

# A Quadrature Oscillator Based on a New "Optimized DDCC" All-Pass Filter

Achwek Ben Saied<sup>1,2</sup>, Samir Ben Salem<sup>2,3</sup>, Dorra Sellami Masmoudi<sup>1,2</sup>

<sup>1</sup>Computor Imaging and Electronic Systems Group (CIEL), Research Unit (ICOS), Sfax, Tunisia <sup>2</sup>University of Sfax, National Engineering School of Sfax (ENIS), Sfax, Tunisia <sup>3</sup>Development Group in Electronics and Communications (EleCom) Laboratory (LETI), Sfax, Tunisia Email: Achwek.bensaied@gmail.com, samir.bensalem@isecs.rnu.tn

Received November 13, 2013; revised December 13, 2013; accepted December 20, 2013

Copyright © 2013 Achwek Ben Saied et al. This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited. In accordance of the Creative Commons Attribution License all Copyrights © 2013 are reserved for SCIRP and the owner of the intellectual property Achwek Ben Saied et al. All Copyright © 2013 are guarded by law and by SCIRP as a guardian.

# ABSTRACT

In this paper, a new voltage-mode (VM), all-pass filter utilizing two second-generation current conveyors and tow differential difference current conveyors (DDCCs) is proposed. This filter uses a number of passive elements grounded capacitor. This structure of filter is used to realize a quadrature oscillator. The proposed circuits employ tow optimized differential difference translinear second generation current conveyers (DDCCII). These structures are simulated using the spice simulation in the ADS software and CMOS 0.18 µm process of TSMC technology to confirm the theory. The pole frequency can be tuned in the range of [11.6 - 39.6 MHz] by a simple variation of a DC current.

Keywords: Proposed Current Controlled Oscillators; CMOS 0.18 µm Process of TSMC; Current Conveyor; Differential Difference Current Conveyors

## **1. Introduction**

Differential difference current conveyors (DDCCs) are useful current-mode building blocks and many authors have demonstrated their versatility in CMOS analog circuit esign [1]. Generalized impedance converter, filter, oscillator, quadrature oscillator, floating or grounding resistor and inductance simulation are an important domain of application of DDCCs [2-4]. Indeed, the realizetion of voltage-mode (VM) first-order all-pass filters is quite recent [5]. These structures present some advantages, such as the possibility to control the frequency or the gain after integration [6-8]. DDCC-based filter or quadrature oscillator presents a good solution to avoid limitations of Surface Acoustic Wave, such as problems of integration, impedance matching, tuning, linearity, etc [3,6].

In order to get tuning parameters for the proposed structure, translinear differential difference second generation current controlled conveyor based structure seems to be the most attractive [9-11]. This DDCC gives a possibility to control the functions [5-8] characteristics by parasitic resistor at port X by means of a current source [12-14]. These DDCCs are extended in CMOS

technology to realize a high frequency application such as filters, oscillators, quadrature oscillator and buffer [10,15,16]. To minimize the problem given by the passive element, floating and grounding resistor or floating and grounding capacitor or floating and grounding inductor, DDCC seems to be the most attractive [3,4,14].

This paper is organized as follows: In Section II, we present the proposed all-pass filter which uses two second generation current conveyor and two optimized differential difference current conveyors (DDCCs) and one grounded capacitor. This structure is ameliorated by replacing the grounding capacitor by CMOS Varactors. In Section III, we give the optimized DDCC implementation CMOS 0.18 µm process of TSMC technology. After this, we illustrate the simulation results of the optimized differential difference translinear second generation current conveyors (DDCCs) implemented in 0.18 µm CMOS technology. In Section IV, we illustrate the simulation results of the proposed DDCC all pass filter. In Section V, we present the CCII-based Quadrature oscillator architecture. This application using the proposed filter connected to an integrator in a closed loop. Finally, to validate theoretical analysis, the different circuits are designed and simulated using spice simulation in the ADS software.

## 2. The Proposed All-Pass Filter

A number of current and voltage mode all-pass filters employing the DDCC have been suggested [17]. However most of these realizations employ floating capacitors and resistors which require a large area to be implemented by MOS transistors. The proposed structure use two DDCC, two CCII and only grounded capacitor. The input of the voltage-mode (VM) all-pass filter is connected to the Y terminal (high input impedance) and its output is connected to the X terminal (low output impedance). For this reason the proposed structure doesn't necessitate a buffer cascade with another bloc. The architecture of the filter is given in Figure 1.

The transfer function and the phase of this filter can be expressed by:

$$\frac{V_{\text{out}}}{V_{\text{in}}} = \frac{1 - jCR_{eq}w}{1 + jCR_{eq}w} \tag{1}$$

$$\theta(w) = -2\operatorname{arctg}(R_{eq}Cw)$$
(2)

The pole frequency of the filter is calculated as:

$$f_o = \frac{1}{2\pi CR_{eq}} \tag{3}$$

The type of the filter gives a good solution to realize a controlled Quadrature oscillator [17]. The oscillator frequency can be adjusted by means of the value of the capacitor or the bias current of  $CCII_{2,3}$  (the value of  $R_{eq}$ ). However the capacitor values are not variable after integration, for this reason we present an ameliorate structure for the filter when we replaced the grounding capacitor by CMOS Varactors or by a multiplier capacitor [18]. Figure 2 displays the architecture of the ameliorated filter.

## 3. The Optimized Differential Difference **Translinear Current Conveyor**

The DDCC is a four terminal active block. The symbol and the equivalent circuit of the the DDCC are illustrated in Figure 3.



Figure 1. The proposed all-pass filter.



Figure 2. The ameliorated all-pass filter.



Figure 3. General representation of DDCC.

The DDCC ensures two functionalities between its terminals:

- A Current follower between terminals X and Z.
- A Voltage follower between terminals X and  $(Y_1$ Y<sub>2</sub>).

In order to get ideal transfers, a DDCC should be characterized by low impedance on terminal X and high impedance on terminals Y1, Y2 and Z. In this configuretion, the relation between terminal voltages and currents can be given by the following matrix:

$$\begin{pmatrix} V_x \\ I_{Y1} \\ I_{Y2} \\ I_z \end{pmatrix} = \begin{pmatrix} 0 & 1 & -1 & 0 \\ 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 \\ \pm 1 & 0 & 0 & 0 \end{pmatrix} \begin{pmatrix} I_x \\ V_{Y1} \\ V_{Y2} \\ V_z \end{pmatrix}$$
(4)

To realize this structure it's necessary to cascade CMOS differential voltage buffer (DVB) with a CCII. An implementation of the CMOS differential voltage buffer (DVB) and the CCII are respectively shown in Figures 4 and 5 [2-4].

#### A. CMOS Differential Voltage Buffer

10

The (DVB) is shown in Figure 4 [3,4]. The input transconductance elements are realized with two differential stages (M1 and M2, M3 and M4). The high gain stage is composed of a current mirror (M5 and M6). It converts the differential current to a single-ended output current (M7). The output voltage of this amplifier can be expressed as:

$$V_x' = \beta_{y1} V_{y1} - \beta_{y2} V_{y2}$$
(5)

where

$$\beta_{Y1} \approx \frac{g_{m7}g_{m1}(g_{m6} + g_{d2} + g_{d4} + g_{d6})}{g_{m4}g_{m5}g_{m7} + g_{m6}g_{d7}(g_{d1} + g_{d3} + g_{d5})}$$
(6)

$$\beta_{Y2} \approx \frac{-g_{m\ell}g_{m5}g_{m7}}{g_{m4}g_{m5}g_{m7} + g_{m6}g_{d7}\left(g_{d1} + g_{d3} + g_{d5}\right)}$$
(7)



Figure 4. CMOS differential voltage buffer.



Figure 5. Voltage DC transfer characteristic of the DVB (where Ya = Vx' and  $Vy = Vy_1 - Vy_2$ ).

To determinate the optimal transistor sizes (W and L) for this structure we will use the heuristic methodology [6,7]. This strategy consists on minimizing the impedance output value, assuming that the current mirror has unity gain and closer  $\beta_{y_1}$  and  $\beta_{y_2}$  to the unity. The output resistor is calculated as:

$$Z_{x'} \approx \frac{g_{m6}(g_{d1} + g_{d3} + g_{d5})}{g_{m4}g_{m5}g_{m7} + g_{m6}g_{d7}(g_{d1} + g_{d3} + g_{d5})}$$
(8)

Simulation conditions are summarized in **Table 1** and the resultant optimal transistor sizes (W and L) are presented in **Table 2**.

The optimized CMOS differential voltage buffer was simulated with Spice simulation in the ADS software. Main obtained results are represented in **Figures 5** and **6**. **Figure 5** displays the DC transfer characteristics of the DVB. The voltage transfer can be linear between -0.6 V and 0.6 V. Moreover, the bandwidths of output terminals are shown in **Figure 6**. The -3dB bandwidths of  $V'_x/(V_{y1}-V_{y2})$  are located at 3.75 GHz. The time-domain response of the optimized DVB is

The time-domain response of the optimized DVB is shown in **Figure 7**. A sine wave of 100 mV and -100 mV amplitude and 200 MHz is respectively applied as the input Y<sub>1</sub> and Y<sub>2</sub> to the filter. We notice that the output Waveforms *u*<sub>y1</sub>(*t*) - *U*<sub>y2</sub>(*t*). This result confirms the good functionality of this structure.



Figure 6. Frequency response of the voltage follower  $Vx'/(Vy_1 - Vy_2)$ .



Figure 7. The simulation result of voltage waveforms of Vx' and  $(Vy_1 - Vy_2)$ .

 Table 1. Simulation conditions.

| Technology     | 0.18 µm CMOS |
|----------------|--------------|
| Supply voltage | 1.5 V        |
| Bias current   | 100 µA       |

Table 2. Optimal device sizing.

| Device Name             | Aspect ratio W/L (µm) |
|-------------------------|-----------------------|
| M5-6                    | 13.725/0.18           |
| M1-4                    | 0.25/0.18             |
| M7                      | 7/0.18                |
| M8-11 (current mirrors) | 3.05/0.18             |

B. Transinear Loop Based CCII Configurations

An implementation of the second-generation translinear loop based current conveyor with a positive current transfer from X to Z (CCII+) is shown in **Figure 8** [7]. In **Table 3** we give the different transistor size.

**Table 3** shows the optimal device scaling that we get after applying the optimization approach.

The static and dynamic characteristics of the translinear configuration are summarized at **Table 4**.

## 4. Simulation Results of the Proposed All-Pass Filter

The VM all-pass filter (Figure 1) is simulated with the SPICE program using 0.18 µm TSMC CMOS technol-



Figure 8. Translinear loop MOS based implementation of CCII.

| Table 2  | Ontimal | darias | ainina  |
|----------|---------|--------|---------|
| Table 5. | Opumar  | uevice | sizing. |

| Device Name                   | Aspect ratio W/L (µm) |
|-------------------------------|-----------------------|
| M1, M2                        | 6.1/0.18              |
| M3, M4                        | 27.45/0.18            |
| Mxx (in PMOS current mirrors) | 13.725/0.18           |
| Mxx (in NMOS current mirrors) | 3.05/0.18             |
|                               |                       |

Table 4. Performance characteristics of the optimized CCII with Io =  $100 \mu$ A and 1.5 supply voltage.

| Voltage gain $\beta$     | 0.943        |
|--------------------------|--------------|
| Current gain $\alpha$    | 1.1          |
| Fci                      | 2.7 GHz      |
| Fev                      | 4.33 GHz     |
| Relative current Error   | 0.15%        |
| Relative Voltage Error   | 0.093%       |
| Input Impedance (RY//CY) | 18 KΩ//87 fF |
| Input Impedance (Rz//Cz) | 24 KΩ//25 fF |
| Input Resistance Rx      | 380 Ω        |
| The offset current       | -2.2 μA      |
| The offset voltage       | 13 mV        |

ogy. The CMOS implementation of the DDCC+ is shown in **Figure 9**. The transistor aspect ratios of MOS transistor were chosen as in **Tables 2** and **3** and the supply voltage was  $\pm 1.5$  V. The biasing current was taken respectively as 100  $\mu$ A for the DDCC and 30  $\mu$ A for the CCII ( $R_{eq} = R_{X2} + R_{X3} = 1.5 \text{ K}\Omega$ ). The simulation results for the magnitude and phase responses of Vout are shown in **Figure 10** where we take C = 6 pF. In this figure, the pole frequency of 19MHz is obtained. The pole frequency is 19 MHz instead of 17.7 MHz owing to the effect of the parasitic impedances of the DDCC. The relative error between theoretical and simulation value is equal to 7%.

To confirm this result, the circuit is inputted with a sinusoidal signal of 19 MHz. The input and  $+90^{\circ}$  phase shifted output ( $V_{out}$ ) are shown in **Figure 11**. **Figure 12** 



Figure 9. CMOS realization of the DDCC.



Figure 10. Gain and phase responses of proposed all-pass section.



Figure 11. Input and output waveforms for the circuit at 19 MHz.

shows the variability of the pole frequency of **Figure 1** with the bias current  $I_{o2,3}$ . The pole frequency can be controlled in the range [11.6 MHz, 36.6 MHz] by varying  $I_{o2,3}$  in the range [10  $\mu$ A, 200  $\mu$ A].

## 5. Quadrature Oscillator Based on the Proposed All-Pass Filter

To illustrate the utility of the proposed first-order all-pass filter (high input and low output impedances), no buffer is required to connect it to the integrator circuit  $(V_{out} = -2/(sRC\omega))$  [18]), it is connected in cascade to an integrator in a closed loop [17] to construct a quadrature oscillator, as shown in **Figure 13**. It is seen that the proposed architecture uses three optimized CMOS DCCIIs, tow CCII's, one floating resistor and tow grounded capacitors. The corresponding characteristic



Figure 12. Pole-frequency tuning with bias current  $I_{02,3}$ .



Figure 13. The proposed quadrature oscillator implementation.

equation is given by:

$$s^{2} + s \left( \frac{1}{C_{1}R_{eq}} - \frac{1}{RC_{2}} \right) + \frac{2}{C_{1}R_{eq}C_{2}R} = 0$$
(9)

This leads to the following oscillation condition and oscillation frequency respectively:

$$f_{o} = \frac{1}{2\pi} \sqrt{\frac{2}{C_{1}R_{eq}C_{2}R}}$$
(10)

$$CO: C_1 R_{eq} \ge C_2 R \tag{11}$$

The confirmed performance of the quadrature oscillator can be seen in **Figure 14**, showing the responses of the oscillator where  $C_1 = 6$  pF,  $C_2 = 10$  pF,  $R = 600 \Omega$ , and  $I_{o2,3} = 30 \ \mu A \ (R_{eq} = R_{X2} + R_{X3} = 1.5 \ K\Omega)$ . The phase difference between two out puts  $V_{\text{out1}}$  and  $V_{\text{out2}}$  is 90° and the oscillation frequency is equal to 26 MHz (the theoretical value of the oscillation frequency is 30.5 MHz).



Figure 14. The simulated quadrature output waveforms of  $V_{out1}$  and  $V_{out2}\text{.}$ 

The quadrature relationships between the generated waveforms have been verified using Lissagous figure and shown in **Figure 15**.

502



Figure 15. Lissagous figure.

## 6. Conclusion

In this paper, we have proposed a new design of VM first-order all-pass filter. In order to get high performances of the filter, a translinear DCCII and CCII structures are optimized in 0.18  $\mu$ m CMOS process of TSMC. The theoretical analysis is verified with the SPICE simulation program. The application example as the quadrature oscillator is included. It shows good usability of the proposed all-pass filter.

## REFERENCES

- [1] H. Elwan and A. Soliman, "A Novel CMOS Current Conveyor Realization with an Electronically Tunable Current-Mode Filter Suitable for VLSI," *IEEE Transactions on Circuits and Systems* II: *Analog and Digital Signal Processing*, Vol. 43, No. 9, 1996, pp. 663-670. http://dx.doi.org/10.1109/82.536763
- [2] U. Torteanchai and M. Kumngern, "Current-Tunable Current-Mode All-Pass Section Using DDCC," International Conference on Electronic Devices, Systems and Applications (ICEDSA), Kuala Lumpur, 25-27 April 2011, pp. 217-220. http://dx.doi.org/10.1109/ICEDSA.2011.5959038
- [3] S. Wang and H. Chen, "Tunable Voltage-Mode Multifunction Biqaudratic Filter with Grounded Capacitors and Resistors Using Two DDCCs," 3rd International Conference on Communication Software and Networks (ICCSN), 2011.
- [4] M. Somdunyakanok, K. Angkeaw and P. Prommee, "Floating-Capacitance Multiplier based on CCDDCCs and Its Application," *TENCON* 2011-2011 *IEEE Region* 10 *Conference*, pp. 1367-1370.
- [5] H. P. Chen and K. H. Wu, "Grounded-Capacitor First-Order Filter Using Minimum Components," *IEICE Tran*sactions on Fundamentals of Electronics, Communications and Computer Sciences, Vol. E89-A, No. 12, 2006, pp. 3730-3731. http://dx.doi.org/10.1093/ietfec/e89-a.12.3730
- [6] S. B. Salem, M. Fakhfakh, D. S. Masmoudi, M. Loulou, P. Loumeau and N. Masmoudi, "A High Performances CMOS CCII and High Frequency Applications," *Journal*

of Analog Integrated Circuits and Signal Processing, Vol. 49, No.1, 2006, pp. 71-78. http://dx.doi.org/10.1007/s10470-006-8694-4

- [7] S. B. Salem, D. S. Masmoudi and M. Loulou, "A Novel CCII-Based Tunable Inductance and High Frequency Current Mode Band Pass Filter Application," *Journal of Circuits, Systems, and Computers (JCSC)*, Vol. 15, No. 6, 2006, pp. 849-860. http://dx.doi.org/10.1142/S0218126606003386
- [8] A. Bensaied, S. B. Salem and D. S. Masmoudi, "A new CMOS Current Controlled Quadrature Oscillator Based on a MCCII," *Circuits and Systems*, Vol. 2, No. 4, 2011.
- [9] A. Khan and A. M. T. Ahmed, "Realization of Tunable Floating Resistors," *Electronics Letters*, Vol. 22, 1986, pp. 799-800. <u>http://dx.doi.org/10.1049/el:19860548</u>
- [10] P. Saaid and A. Fabre, "Class AB Current-Controlled Resistor for High Performance Current-Mode Applications," *Electronics Letters*, Vol. 32, 1996, pp. 4-5. <u>http://dx.doi.org/10.1049/el:19960023</u>
- [11] R. Senani, A. K. Singh and V. K. Singh, "A New floating Current-Controlled Positive Resistance Using Mixed Translinear Cells," *IEEE Transactions on Circuits and Systems-II*, Vol. 51, 2004, pp. 374-377. http://dx.doi.org/10.1109/TCSII.2004.831381
- [12] G. Wilson and P. Chan, "Floating CMOS Resistor," *Electronics Letters*, Vol. 28, 1993, pp. 306-307. <u>http://dx.doi.org/10.1049/el:19930209</u>
- [13] V. Riewruja and W. Petchmaneelumka, "Floating Currentcontrolled Resistance Converters Using OTAs," *International Journal of Electronics and Communications*, Vol. 62, 2008, pp. 725-731. <u>http://dx.doi.org/10.1016/j.aeue.2007.09.007</u>
- [14] M. Kumngern, U. Torteanchai and K. Dejhan, "Voltage-Controlled Floating Resistor Using DDCC," *Radioengineering*, Vol. 20, No. 1, 2011.
- [15] P. Beg, I. A. Khan and M. T. Ahmed, "Tunable Four Phase Voltage Mode Quadrature Oscillator Using Two CMOS MOCCIIs," *Multimedia, Signal Processing and Communication Technologies*, Aligarh, 14-16 March 2009, pp. 155-157. http://dx.doi.org/10.1109/MSPCT.2009.5164198
- [16] H. O. Elwan and A. M. Soliman, "Low-Voltage Low-Power CMOS Current Conveyors," *IEEE Transaction on Circuits and Systems: Fundamental Theory and Applications*, Vol. 44, No. 9, 1997.
- [17] S. Minaei and E. Yuce, "Novel Voltage-Mode All-Pass Filter Based on Using DVCCs," *Circuits, Systems and Signal Processing*, Vol. 29, No. 3, 2010, pp. 391-402. http://dx.doi.org/10.1007/s00034-010-9150-3
- [18] S. Maheshwari, "Analogue Signal Processing Applications Using a New Circuit Topology," *IET Circuits, De*vices & Systems, Vol. 3, No. 3, 2009, pp. 106-115. http://dx.doi.org/10.1049/iet-cds.2008.0294