### Performance Prospects of Fully-Depleted SOI MOSFET-Based Diodes Applied to Schenkel Circuit for RF-ID Chips #### Yasuhisa Omura, Yukio Iida Department of Electric, Electronics and Informatics, Kansai University, Suita, Japan Email: omuray@kansai-u.ac.jp Received December 17, 2012; revised January 25, 2013; accepted February 3, 2013 Copyright © 2013 Yasuhisa Omura, Yukio Iida. This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited. #### **ABSTRACT** The feasibility of using the SOI-MOSFET as a quasi-diode to replace the Schottky-barrier diode in the Schenkel circuit is examined by device simulations primarily and experiments partly. Practical expressions of boost-up efficiency for *d. c.* condition and *a. c.* condition are proposed and are examined by simulations. It is shown that the SOI-MOSFET-based quasi-diode is a promising device for the Schenkel circuit because high boost-up efficiency can be gained easily. An *a. c.* analysis indicates that the fully-depleted condition should hold to suppress the floating-body effect for GHz-level RF applications of a quasi-diode. Keywords: RF-ID; Schenkel Circuit; SOI-MOSFET; Quasi-Diode; Low-Power #### 1. Introduction Since RF-ID chips have no internal power supply, they need a way of using the received signal as an energy source; a common approach is the Schenkel circuit [1,2]. The basic Schenkel circuit is shown in Figure 1. It usually consists of capacitors and pn diodes (PND's) or Schottky-barrier diodes (SBD's). Modern RF applications such as RF-ID chips often use Schottky-barrier diode (SBD) in this circuit [2-4]. Unfortunately, generally speaking, the reverse-biased current $(I_R)$ of an SBD is not significantly lower than the forward-biased current $(I_F)$ because the requirement for high drive currents results in a low barrier height. The reverse-biased current should be extremely low because the a. c. signal voltage received is very small in RF-ID systems. Overall, generally speaking, Schenkel circuits that use SBD's fail to offer high boost-up efficiency, resulting in many stages of boost-up circuit block. Recently, RF-ID chips are applied to various systems without limitation of production costs because applications to social security including living safe attract attention [5]. In these cases, performance and reliability are primarily important. So, a new market of RF-ID chips is growing up. On the other hand, SOI MOSFET is one of promising devices that can be applied to RF circuit applications [6] Figure 1. Schematic of Schenkel circuit. because high-resistivity substrate can be easily introduced [7]. Since the high-resistivity substrate presents not only a low-loss transmission of RF signal [7], but also a low cross-talk in digital circuits [8], various applications are already reported [9,10]. In this paper, we discuss using the SOI-MOSFET-based quasi-diode (SOI-QD) to replace that SBD in Schenkel circuits. First we propose the expression of boost-up efficiency for a low-frequency range using experimental *d. c.* characteristics of SOI-QD made from various SOI MOSFET's, and *a. c.* analyses of SOI-QD are conducted using a two-dimensional (2D) device simulator (ISE *DESISS* [11]) to investigate operation stability in the RF band. We also define another expression of boost-up efficiency in the RF band, and examined its availability on the basis of *a. c.* simulation results. RF-band potential of SOI-MOSFET-based quasi-diode is addressed from the viewpoint of future RF applications. ### 2. Remaining Issues of Conventional Schenkel Circuit and an Advanced Proposal At first, we used the circuit simulator PSPICE [12,13] to examine the performance of a Schenkel circuit that used Schottky barrier diode (SBD), pn-junction diode (PND) or conventional bulk MOSFET-based quasi-diode (CB-QD); in the CB-QD variant, the gate terminal and the drain terminal are connected and the source terminal and the substrate terminal are connected. We assumed that the SBD and PND had a junction area of 46.1 µm<sup>2</sup>, and that the gate width and the gate length of the bulk MOSFET were 20.6 µm and 0.32 µm. All devices had identical active areas; the junction area of bulk MOSFET is 39.5 µm<sup>2</sup>. The circuit simulations employed the empirical model (Level = 3) for simplicity [12]. To acquire realistic device performance from the PND and SBD variants, we introduced the minority carrier lifetime model shown in Appendix A. Figure 2 shows simulated rectifier characteristics of the various diodes in a low voltage range of input anode voltage $(V_4)$ . We can see that SBD with the barrier height $(\phi_b)$ of 0.15 eV has the largest driving current among the three diodes, but it has the highest reverse-biased current (4.43 µA). Figure 3 shows the performance of 5-stage Schenkel circuits that use the three different diodes for an input voltage $|V_I|$ of 100 mV. It is shown that the conventional bulk-MOSFET-based quasi-diode (CB-QD) successfully boosts the input signal from a very low level to an acceptable level, while SBD and pn-junction diode fail to do so. SBD failed to match this despite its large driving current; since current SBD designs have a high $I_R$ value, almost identical to $I_F$ , in the low voltage range of 100 mV, the high leakage current $(I_R)$ degrades the signal boost process. On the other hand, the $I_F$ and $I_R$ values of CB-QD are much smaller than those of SBD. However, CB-QD offers an acceptable level of boost. The main reason is that $I_F$ of CB-QD is larger than own $I_R$ , which means that the effective boost efficiency $(\eta)$ of a Schenkel circuit should not be determined by the direct value of driving current, but by the ratio of $I_F$ to $I_R$ defined as $$\eta = I_F / \left( I_F + \left| I_R \right| \right). \tag{1}$$ Figure 2. Forward and reverse characteristics of various diodes (Pspice simulation results). (a) Log scale plot; (b) Linear scale plot. Figure 3. Boost-up performance of Schenkel circuit with various diodes (Pspice simulation results). In mechanism of voltage boost-up, a large $I_R$ value loses a part of charge stored in a capacitor connected in series. So, the above definition of boost-up efficiency is available independently of the number of boost stages on low-frequency conditions where non-local effects are negligibly small. In addition, the voltage across the capacitor rises when the capacitance of the rectifier is larger that of the capacitor connected in series; however, this results in a low-level current source in contrast to the purpose. Therefore, we have to optimize the capacitance of the capacitor so as to fit the performance request. Unfortunately, we can not apply the above CB-QD to a practical Schenkel circuit as is because it has a crucial drawback; a CB-QD made on an n-channel bulk MOS-FET has a parasitic pn-junction diode between the drain and the substrate that can work when the drain is negatively biased. This effective reverse current $I_R$ of CB-QD that passes through the parasitic pn-junction diode degrades the $\eta$ value. Our solution is to base the quasi-diode on an SOI MOSFET instead of a bulk MOSFET to raise the $\eta$ value. **Figure 4** shows the device structure assumed here and the terminal nodes of an SOI-MOSFET-based quasi-diode (SOI-QD). The n-channel fully-depleted (FD)-SOI MOSFET's used here for evaluation of device performance had channel lengths (L) of 0.32 and 1.0 $\mu$ m (see **Table 1**); these devices are used only for a feasibility test and they are not well tempered for the present purpose. Later we perform a. c. simulations for SOI-QD. In this case, it is anticipated that the gate-to-source capacitance and the gate-to-drain capacitance play important roles in the a. c. analyses because they yield various parasitic Figure 4. SOI-MOSFET and terminal nodes for quasi-diode operation. Device structure is also assumed for *a. c.* analyses. Device parameters are carefully designed to take account of practical evaluate gate overlap capacitance, S/D parasitic resistance, fringing capacitance, and other parasitic effects in the device. Table 1. Device parameters used in experiments. | Parameters | Values [Units] | | |--------------|-----------------------------------------------------------|--| | L | 0.32 (or 1.0) [µm] 20.6 [µm] 50.0 [nm] 80.0 [nm] 7.0 [nm] | | | W | | | | $t_{ m SOI}$ | | | | $t_{ m BOX}$ | | | | $t_{ m OX}$ | | | | $N_{a,ch}$ | $3.0 \times 10^{17} [\mathrm{cm}^{-3}]$ | | capacitances including fringing capacitances [14]. So, we consider a realistic device structure to get reliable $a.\ c.$ simulation results. All physical parameters to draw the cross-section of device are determined on the basis of 0.4-µm CMOS design rule [15]; they are identical to those of the device used in the present experiments. In simulations described later, the doping level of the SOI layer, $N_{a,ch}$ , was changed from $6.0 \times 10^{16}$ cm<sup>-3</sup> to $3.0 \times 10^{17}$ cm<sup>-3</sup> to adjust the threshold voltage. **Figure 5** shows the $I_D$ - $V_G$ characteristics of the FD-SOI MOSFET's (L=0.32 and $1.0~\mu m$ ) measured at $V_D=50~mV$ ; the substrate bias was 0 V. The subthreshold swing (S) values of the two devices are quite different. It can be seen that, because of short channel effects, the S value is larger at $L=0.32~\mu m$ than at $L=1.0~\mu m$ . Since it is anticipated that the device characteristics are sensitive to substrate bias $(V_{SUB})$ because of the thin buried oxide layer, we can produce SOI-QD's with various rectification characteristics by modifying the substrate bias $(V_{SUB})$ applied to the FD-SOI MOSFET. It should be noted that this technique is introduced to examine how the threshold voltage of FD-SOI MOSFET modulates the $\eta$ value through the change of $I_F$ and $I_R$ . By the substrate bias, we can easily vary the S value and the current level as well as the threshold voltage. As a result, we can find the best solution of the SOI-QD's rectification characteristics to be tuned. In practical applications, we cannot assume the substrate bias to the device because the assumed RF-ID chip has not a voltage supplier; at the stage of device design, the threshold voltage must be tuned by positive voltage parameter if possible. In this paper, as an attempt, we apply a negative, zero or a positive $V_{SUB}$ value to the device; these conditions are labeled by "A", "B" or "C" (see Table 2), respectively. It should be noted that $V_{SUB}$ value at different L value is not identical when the threshold voltage $(V_{TH})$ is adjusted to be the same. Figure 6 shows the $I_A$ - $V_A$ characteristics of SOI-QD "A", "B" and "C". Figure 5. $I_D$ - $V_G$ characteristics of fully-depleted SOI MOS-FET (experimental results). | | $L = 0.32 [\mu m]$ | $S [\text{mV/dec.}]/V_{th} [\text{V}] -$ | Forward bias | | Reverse bias | | [0/]* | |---|-----------------------------|--------------------------------------------------------------------|--------------|---------------------------------------|---------------|---------------------------------------|----------| | | | | $I_F[\mu A]$ | $R_{ch}\left[\mathrm{k}\Omega ight]$ | $I_R [\mu A]$ | $R_{ch}\left[\mathrm{k}\Omega\right]$ | - η [%]* | | A | $V_{BS} = 0.25[V]$ | 211/0.01 | 90.0 | 1.1 | -47.0 | 2.2 | 64.4 | | В | $V_{BS} = 0.0 \text{ [V]}$ | 142/0.1 | 2.1 | 47.0 | -0.89 | 110 | 70.7 | | C | $V_{BS} = -1.5 \text{ [V]}$ | 132/0.27 | 1.2 | 81.0 | -0.55 | 180 | 69.3 | | | I = 1.0 f | | Forward bias | | Reverse bias | | [0/1* | | | $L = 1.0 [\mu m]$ | $L = 1.0 \text{ [\mu m]}$ $S \text{ [mV/dec.]}/V_{th} \text{ [V]}$ | $I_F[\mu A]$ | $R_{ch}\left[\mathrm{k}\Omega\right]$ | $I_R [\mu A]$ | $R_{ch}\left[\mathrm{M}\Omega ight]$ | η [%]* | | A | $V_{BS} = 3.0 [V]$ | 169/0.01 | 29.0 | 3.4 | -11.0 | 8.8e-3 | 72.0 | | В | $V_{BS} = 0.0 [V]$ | 71.8/0.20 | 0.25 | 401.0 | -0.016 | 6.2 | 94.0 | | C | $V_{BS} = -3.0 \text{ [V]}$ | 71.5/0.92 | 7.2e-3 | 1.39e4 | -2.6e-4 | 3.9e3 | 96.6 | Table 2. $I_F$ , $I_R$ , $R_{ch}$ , and $\eta$ values of SOI-QD at various operation conditions (\*Amplitude of input signal is 100 mV). Figure 6. Rectifier *I-V* characteristics of SOI-QD (experimental results). (a) Operation condition "A" $(V_{SUB} > 0)$ ; (b) Operation condition "B" $(V_{SUB} = 0 \text{ V})$ ; (c) Operation condition "C" $(V_{SUB} < 0)$ . At first, we consider the impact of L value as shown in Figure 6. In condition "A", the SOI-QD works near the threshold voltage $(V_{TH})$ because $V_{SUB}$ is positive. S value is large in condition "A" than in condition "B", resulting in a smaller ratio of $I_F/I_R$ and thus a smaller $\eta$ value (see Table 2, and Figures 6(a) and (b)). In condition "A", however, since the channel resistance $(R_{ch})$ is reduced due to the lowering of the threshold voltage $(V_{TH})$ , the driving current of the device increases. In contrast, in condition "C", the device works in the subthreshold region because of the negative substrate bias $(V_{SUB})$ . The S value is smaller in condition "C" than in condition "B"; the channel resistance $(R_{ch})$ in condition "C" increases due to the raising of the threshold voltage $(V_{TH})$ , resulting in a lower drive current, but identical $\eta$ value to that seen in condition "B" (see Figure 6(c)). Next we compare the performance of the two devices $(L = 1.0 \text{ and } 0.32 \text{ } \mu\text{m})$ shown in **Figure 6**. As mentioned above, the S value with $L = 1.0 \mu m$ is smaller than that with $L = 0.32 \mu m$ . Accordingly, $I_F/I_R$ is larger with L =1.0 $\mu$ m than that with $L = 0.32 \mu$ m, and the $\eta$ value with $L = 1.0 \mu m$ is larger than that with $L = 0.32 \mu m$ as shown in Table 2. It should be noted that the difference in forward current level $(I_F)$ at the same bias comes from not only the different W/L value but also the different S value. This means that we must take account of the trade-off between $\eta$ and $I_F$ ; that is, it is necessary to select the most suitable operation bias condition and to reduce the S value. Table 2 suggests that the S value should be less than 75 mV/dec to reduce $I_R$ value and threshold voltage should be ranging from 0.1 V to 0.2 V to simultaneously gain a high $\eta$ value. Finally, we briefly compare the performance of SBD, pn-junction diode and SOI-QD; **Table 2** shows $I_F$ , $I_R$ and $\eta$ of SOI-QD at various operation conditions when the input signal amplitude ( $|V_A|$ ) is 100 mV. According to a recent report [3], when $V_A = 100$ mV, the SBD has an $I_F$ value of about 1.0 nA and the pn-junction diode has an $I_F$ value of about 0.1 pA; this indicates that the SOI-QD has identical $I_F$ to the other devices or has larger $I_F$ at all CS conditions for the two L values examined. In addition, since the SOI MOSFET has lower leakage current than the SBD and subthreshold characteristic of well-tempered SOI MOSFET is excellent, a high boost efficiency can be expected when the SOI-QD is used. ## 3. Simulation-Based Consideration of RF Performance of SOI-OD In order to investigate of the feasibility of using SOI-QD's in RF applications [16], we conducted extensive a. c. analyses using a 2D device simulator [11]. **Figure 7** shows the simulated rectifier characteristics of the SOI-QD for various $N_{a,ch}$ values. Since the threshold voltage $(V_{th})$ rises sharply with the increase in doping level of the SOI layer $(N_{a,ch})$ , the forward-biased anode current $(I_F)$ decreases greatly and the reverse-biased anode current $(I_R)$ also decreases. However, $\eta$ increases on the basis of Equation (1) as $N_{a,ch}$ increases because the reduction of $I_R$ overwhelms that of $I_F$ , which is as is expected. A simple estimation method of $\eta$ value of SOI MOSFET is shown in Appendix B. When a high-frequency operation is considered, $a.\ c.$ response to applied signal amplitude should be evaluated; this is very important in SOI MOSFET because it is anticipated that the floating-body effect delays the current response to the applied signal [17]. We think that anode conductance $g_A$ (= $dI_A/dV_A$ ) successfully traces response capability of SOI MOSFET because $g_A$ is extracted from a small signal analysis; we think a large signal analysis is not always required because Fourier transformation results of signals are effectively considered. Then we define the boost-up efficiency to $a.\ c.$ signals as $$\eta = \frac{\left\{ \Delta I_{AF}(f) / \Delta V_A(f) \right\}}{\left\{ \Delta I_{AF}(f) / \Delta V_A(f) + \Delta I_{AR}(f) / \Delta V_A(f) \right\}}, \qquad (2)$$ $$= g_{AF}(f) / \left\{ g_{AF}(f) + \left| g_{AR}(f) \right| \right\}$$ where $g_{AF}$ and $g_{AR}$ mean the anode conductance at the forward and the backward bias conditions, respectively; Figure 7. Simulated I-V characteristics of quasi-diodes (device simulations). $I_{AF}$ and $I_{AR}$ are the anode current at the forward and the backward bias conditions, respectively. Some **Figure 8** shows the simulated $g_A$ - $V_A$ curves for various $N_{a,ch}$ values, where $g_A$ (= $dI_A/dV_A$ ). **Figure 8(a)** is for $N_{a,ch} = 5 \times 10^{16}$ cm<sup>-3</sup>, **Figure 8(b)** for $N_{a,ch} = 1 \times 10^{17}$ cm<sup>-3</sup>, and **Figure 8(c)** for $N_{a,ch} = 3 \times 10^{17}$ cm<sup>-3</sup>. Frequency f was changed from 1 Hz to 10 GHz. In the case of $N_{a,ch} = 5.0 \times 10^{16}$ cm<sup>-3</sup> (see **Figure 8(a)**), the $g_A$ - $V_A$ characteristic is not sensitive to frequency (1 Hz to 10 GHz). In the cases of $N_{a,ch} = 1.0 \times 10^{17}$ cm<sup>-3</sup> (see **Figure 8(c)**), however, the $g_A$ - $V_A$ characteristic is sensitive to frequency. In particular, for $N_{a,ch} = 3.0 \times 10^{17}$ cm<sup>-3</sup>, the $g_A$ - $V_A$ characteristic reacts strongly to frequency. Figure 8. Simulated $g_A$ - $V_A$ characteristics (device simulations). (a) $N_{a,ch} = 5.0 \times 10^{16}$ [cm<sup>-3</sup>]; (b) $N_{a,ch} = 1.0 \times 10^{17}$ [cm<sup>-3</sup>]; (c) $N_{a,ch} = 3.0 \times 10^{17}$ [cm<sup>-3</sup>]. Since the SOI layer is 50 nm thick, the fully-depleted condition is satisfied in two cases (Figures 8(a) and (b)) [18]. Majority carriers (holes) are basically not responsible for device operation, and so the parasitic bipolar action is not expected at the bias condition used ( $|V_A| < 0.3$ V). Since the threshold voltage is very low (~0 V), electrons in the inversion layer rule device operation; in this case, the frequency dependence of the dielectric response of electrons ("majority carriers" near the surface) limits the $g_A$ - $V_A$ characteristic. The limit of the frequency response of electrons in Si is higher than 100 GHz [16], so the simulation results shown in Figures 8(a) and (b) are acceptable. The smaller variation in $g_A$ - $V_A$ characteristics seen in Figure 8(b) is related to the remaining hole density near the bottom of SOI layer, which should be higher than that in Figure 8(a). We note that the fully-depleted condition is not satisfied in the case of $N_{a,ch} = 3.0 \times 10^{17} \text{ cm}^{-3}$ [18]. That is, the majority carriers (holes), remaining near the SOI/ buried oxide interface, play an important role in determining device operation, which corresponds to the typical floating body effect [17]. Since the $g_A$ - $V_A$ characteristics at frequencies above 10 MHz differ from those below 10 MHz as seen in **Figure 8(c)**; in other words, the $g_A$ - $V_A$ characteristics at frequencies above 10 MHz are not normal. In the present case, it is easily anticipated that the generation process of majority carriers (holes) (around the junction and inside the depleted body) rules the dynamic operation of SOI-QD. Since the generationrecombination time constant is about 0.1 usec in the present simulations (see Appendix A), the hole generation process does not respond at frequencies above 10 MHz, resulting in the body floating effect [17]. **Figure 9** shows the simulated $\eta - f$ characteristics of the SOI-QD from f = 1 Hz to 1 THz with the parameter of $N_{a,ch}$ , although the simulated value of $\eta$ is not reliable for f > 100 GHz because physical models for devices in the device simulator [11] are not proposed for such a high frequency; we simply focus on the behavior of $\eta$ . $\eta$ values shown in **Figure 9** are calculated by Equation (2). Figure 9. $\eta$ -f characteristics for various body doping levels (device simulations). In **Figure 9**, it should be noted that $\eta$ values calculated by $g_A$ (Equation (2)) at low frequency region are almost identical to $\eta$ values calculated from d. c. current (experimental results) for $L=1.0~\mu m$ by Equation (1). So this suggests that $\eta$ value can be estimated using Equation (2) at RF region. In **Figure 9**, we can see that the $\eta$ value remains higher than 90% independently of $N_{a,ch}$ up to 10 MHz; this is supported by the fact that S value in the active range of $I_A$ of SOI-QD is sufficiently small. However, when f is higher than 100 MHz, especially when $N_{a,ch}=3.0\times10^{17}~{\rm cm}^{-3}$ , $\eta$ falls to 60%. This comes from the body-floating effect as mentioned previously. On the other hand, at $N_{a,ch}=5.0\times10^{16}~{\rm cm}^{-3}$ and $1.0\times10^{17}~{\rm cm}^{-3}$ , $\eta$ remains high up to 10 GHz. As a result, SOI-QD's with $N_{a,ch}=5.0\times10^{16}~{\rm cm}^{-3}$ and $1.0\times10^{17}~{\rm cm}^{-3}$ can be used in RF applications; when $N_{a,ch}=3.0\times10^{17}~{\rm cm}^{-3}$ , the SOI-QD is no longer suitable because of the significant body floating effect. Figure 10 shows the simulated $\eta$ - $N_{a,ch}$ characteristics of the SOI-QD at 1 MHz and 4 GHz. In the low frequency range (~1 MHz) $\eta$ slightly increases with $N_{a,ch}$ because of the reduction of S at the driving point, and finally reaches its upper limit when the reduction in S value ceases. Since $N_{a,ch}$ increases, driving current $(I_A)$ decreases because the threshold voltage of FD-SOI MOSFET rises. Thus, the doping level of the SOI layer of SOI-QD must be optimized to realize a high performance Schenkel circuit. In the radio frequency range (~4 GHz), $\eta$ peaks because of the floating body effect mentioned above. This strongly suggests that the value of $N_{a,ch}$ must be selected so as to hold the SOI layer in the fully-depleted condition of the SOI layer. As for the present simulation, $N_{a,ch} = 1.0 \times 10^{17} \text{ cm}^{-3}$ yields the best SOI-QD performance in RF applications up to 100 GHz; when SOI layer is thinned to a range of sub-50 nm, $N_{a,ch}$ value higher than $1 \times 10^{17}$ cm<sup>-3</sup> can be applied to devices [19]. In the above simulations, we assumed $V_A = 0.1$ V because we considered the case of short-distance communications. Since the above simulations show that the pro- Figure 10. $\eta$ - $N_{a,ch}$ characteristics for various frequencies (device simulations). posed SOI-QD produces almost identical performance at $V_A < 0.1$ V, we think that Schenkel circuits with SOI-QD's are also applicable to long-distance communications. #### 4. Conclusion The feasibility replacing SBD's in the Schenkel circuit with SOI-MOSFET's as quasi-diodes was examined by experiments and simulations. The reverse-biased current $(I_R)$ of the SOI-QD is much lower than its forward-biased current $(I_F)$ and the driving current $(I_F)$ is high because of the excellent S value provided by the SOI-MOSFET arrangement; we noted that the trade-off between boost efficiency $(\eta)$ and $I_F$ should be taken into account. In addition, a. c. analyses using a two-dimensional device simulator showed that the body doping concentration $(N_{a,ch})$ of the SOI layer should be optimized so as to hold the fully-depleted condition for RF applications up to 100 GHz. ### 5. Acknowledgements This study is financially supported by Kansai University research grants, Grant-in-Aid for Joint Research (2004-2005). The authors wish to express their thanks to Mr. Takuta Tamura, Mr. Yuki Tahara, and Mr. S. Namura for their technical support on device simulations. #### REFERENCES - [1] U. Karthaus and M. Fischer, "Fully Integrated Passive UHF RFID Transponder IC with 16.7-μW Minimum RF Input Power," *IEEE Journal of Solid-State Circuits*, Vol. 38, No. 10, 2003, pp.1602-1608. - [2] M. Usami and M. Ohki, "The μ-Chip: Ultra-Small 2.45 GHz RFID Chip for Ubiquitous Recognition Applications," *IEICE Transactions on Electronics*, Vol. E86-C, No. 4, 2003, pp.521-528. - [3] W. Jeon, T. M. Firestone, J. C. Rodgers and J. Melngailis, "Design and Fabrication of Schottky Diode, On-Chip RF Power Detector," *Solid-State Electronics*, Vol. 48, No. 10-11, 2004, pp. 2089-2093. - [4] B. Strassner and K. Chang, "Passive 5.8-GHz Radio-Frequency Identification Tag for Monitoring Oil Drill Pipe," *IEEE Transactions on Microwave Theory and Techniques*, Vol. 51, No. 2, 2003, pp. 356-363. doi:10.1109/TMTT.2002.807832 - [5] K. Ahsan, H. Shah and P. Kingston, "RFID Applications: An Introductory and Exploratory Study," *International Journal of Computer Science Issues*, Vol. 7, No. 1, 2010, pp. 1-7. - [6] Y. Kado, M. Suzuki, K. Koike, Y. Omura and K. Izumi, "A 1 GHz/0.9 mW CMOS/SIMOX Divide-by-128/129 Dual-Modulus Prescaler Using a Divide-by-2/3 Synchronous Counter," *IEEE Journal of Solid-State Circuits*, Vol. 28, No. 4, 1993, pp. 513-517. - [7] O. Rozeau, J. Jomaah, J. Boussey and Y. Omura, "Com- - parison between High- and Low-Dose Separation by Implanted Oxygen MOS Transistors for Low-Power Radio-Frequency Applications," *Japanese Journal of Applied Physics*, Vol. 39, No. 4B, 2000, pp. 2264-2267. doi:10.1143/JJAP.39.2264 - [8] J. P. Raskin, A. Viviani, D. Flandre and J.-P. Colinge, "Substrate Crosstalk Reduction Using SOI Technology," *IEEE Transactions on Electron Devices*, Vol. 44, No. 12, 1997, pp. 2252-2261. doi:10.1109/16.644646 - [9] Y. Omura, "Negative Conductance Properties in Extremely Thin Silicon-on-Insulator Insulated-Gate pn-Junction Devices (Silicon-on-Insulator Surface Tunnel Transistor)," *Japanese Journal of Applied Physics*, Vol. 35, No. 11A, 1996, pp. L1401-L1403. doi:10.1143/JJAP.35.L1401 - [10] Y. Omura and T. Tochio, "Significant Aspects of Minority Carrier Injection in Dynamic-Threshold SOI MOS-FET at Low Temperature," *Cryogenics*, Vol. 49, No. 11, 2009, pp. 611-614. doi:10.1016/j.cryogenics.2008.11.009 - [11] Synopsys Inc., "TCAD-DESSIS/GENESISe Operation Manual," ver. 7.5. http://www.sysnopsys.com/ - [12] Microsim Corp., "PSpice Reference Manual." http://www.microsimcom.com/ - [13] K. Takahashi, S. Y. Wang and M. Mizunuma, "Complementary Charge Pump Booster," *Electronics and Communications in Japan Part II-Electronics*, Vol. 82, No. 6, 1999, pp. 73-81. doi:10.1002/(SICI)1520-6432(199906)82:6<73::AID-ECJ B8>3.0.CO;2-C - [14] Y. Taur and T. H. Ning, "Fundamentals of Modern VLSI Devices," Cambridge University Press, Cambridge, 1998. - [15] Y. Kado, M. Suzuki, K. Koike, Y. Omura and K. Izumi, "An Experimental Full-CMOS Multi-gigahertz PLL LSI Using 0.4-μm Gate Ultrathin-Film SIMOX Technology," *IEICE Transactions on Electronics*, Vol. E76-C, No. 4, 1993, pp. 562-571. - [16] C. Wann, F. Assaderaghi, L. Shi, K. Chan, S. Cohen, H. Hovel, K. Jenkins, Y. Lee, D. Sadana, R. Viswanathan, S. Wind and Y. Taur, "High-Performance 0.07- $\mu$ m CMOS with 9.3-ps Gate Delay and 150 GHz $f_T$ ," *IEEE Electron Devices Letters*, Vol. 18, No. 12, 1997, pp. 625-627. doi:10.1109/55.644091 - [17] J.-P. Colinge, "Silicon-on-Insulator: Materials to VLSI," 3rd Edition, Kluwer Academic Publishing, Dordrecht, 2004. doi:10.1007/978-1-4419-9106-5 - [18] Y. Omura, S. Nakashima and K. Izumi, "Investigation on High-Speed Performance of 0.1-μm-Gate, Ultrathin-Film CMOS/SIMOX," *IEICE Transactions on Electronics*, Vol. E75-C, No. 12, 1992, pp. 1491-1497. - [19] Y. Omura, S. Nakashima, K. Izumi and T. Ishii, "0.1-µm-Gate, Ultrathin-Film CMOS Devices Using SIMOX Substrate with 80-nm-Thick Buried Oxide Layer," *IEEE Transactions on Electron Devices*, Vol. 40, No. 5, 1993, pp. 1019-1022. doi:10.1109/16.210214 - [20] J. R. Brews, "A Charge-Sheet Model for the MOSFET," Solid State Electronics, Vol. 21, No. 2, 1978, pp. 345-355. doi:10.1016/0038-1101(78)90264-2 - [21] Y. Sakurai, A. Matsuzawa and T. Dozeki, Eds., "Fully-Depleted SOI CMOS Circuits and Technology for Ultralow-Power Applications," Springer, Berlin, 2006. ## **Appendix A: Simulation Model for Minority** Carrier Lifetime Here we introduce the model for minority carrier lifetimes [11] used in *PSPICE* simulations to ensure consistency with *DESSIS* simulation results. $$\tau = \tau_{\text{max}} + \frac{\tau_{\text{max}} - \tau_{\text{min}}}{1 + \left(N/N_{ref}\right)^{\gamma}},$$ (A1) where N is the doping density, $N_{ref}$ is the doping parameter, $\gamma$ is the fitting parameter, $\tau_{max}$ and $\tau_{min}$ are lifetime parameters. Parameter values used here are summarized in **Table 3**. # **Appendix B: On the Design Guideline of SOI-QD's** We rewrite the expression of boost-up efficiency given by Equation (1). $$\eta = I_F / (I_F + |I_R|), \tag{B1}$$ When no short-channel effect is assumed, $I_F$ and $I_R$ can be expressed approximately as $$I_{F} = \left(\frac{W}{2(1+\alpha)L}\right)\mu_{n}C_{ox}(V_{A} - V_{TH})^{2} + I_{TH} \quad (V_{A} > V_{TH}), (B2)$$ $$I_R = I_{TH} 10^{\frac{V_A - V_{TH}}{S}} \quad (V_A < V_{TH}),$$ (B3) where most of notations are conventional, and S stands for the subthreshold swing for the fully-depleted SOI MOSFET [17]. Parameters $\alpha$ and $I_{TH}$ (threshold current) are given by $$\alpha = \frac{C_{\text{SOI}}C_{\text{BOX}}}{C_{\text{ax}}(C_{\text{SOI}} + C_{\text{BOX}})},$$ (B4) $$I_{TH} = \mu_n \left(\frac{W}{L}\right) q N_A \left(\frac{kT}{q}\right)^2 \frac{1}{E_S},$$ (B5) where $C_{\rm SOI}$ is the SOI layer capacitance [17], $C_{\rm BOX}$ is the buried oxide layer capacitance [17], and $E_{\rm s}$ is the surface electric field. The derivation of $\alpha$ is given in [17], and that of $I_{TH}$ is given in [20,21]. Table 3. Physical parameters assumed in device simulations (*DESSIS*). | Parameters | Values [units] | Comments | | | |----------------|----------------------------------------|-----------------|--|--| | $ au_{ m max}$ | $\tau_{max}$ | | | | | $ au_{ m min}$ | 0.0 [s]/0.0 [s] | Electrons/Holes | | | | $N_{ref}$ | $1.0 \times 10^{16} [\text{cm}^{-3}]$ | - | | | | γ | 1.0 | - | | |